## UNIVERSITY OF VICTORIA EXAMINATIONS SUMMER 2013

## C SC 230 - Introduction to Computer Architecture and Assembly Language - A01 CRN# 30141

| STUDENT NUMBER:      |   | <u> </u> |  |  |
|----------------------|---|----------|--|--|
| TIME: 3 hours        |   |          |  |  |
| INSTRUCTOR: M. Serra | • |          |  |  |
| TOTAL MARKS: 100     |   |          |  |  |

TO BE ANSWERED ON THE PAPER

| Question No. | Value    | Mark | Question No. | Value | Mark |
|--------------|----------|------|--------------|-------|------|
| 1            | 8        |      | 10           | 5     |      |
| 2            | 5        |      | 11           | 4     |      |
| 3            | 5        |      | 12           | 4     |      |
| 4            | 2        |      | 13           | 6     |      |
| 5            | 8        |      | 14           | 7     |      |
| 6            | 12       |      | 15           | 2     |      |
| 7            | 6        |      | 16           | 8     |      |
| 8            | 9        |      | 17           | 4     |      |
| 9            | 5        |      | 18           | 4     |      |
|              | <u> </u> |      | TOTAL        | 100   |      |

## **INSTRUCTIONS:**

- 1. STUDENTS MUST COUNT THE NUMBER OF PAGES IN THIS EXAMINATION PAPER BEFORE BEGINNING TO WRITE, AND REPORT ANY DISCREPANCY IMMEDIATELY TO THE INVIGILATOR
- 2. This examination paper consists of 16 pages including this cover page.
- 3. No aids are permitted. However, a handout describing the ARM instruction set is provided for your use.
- 4. The marks assigned to each question are shown within square brackets. Partial marks are available for all questions.
- 5. Please be precise but brief, and use point form where appropriate.
- 6. It is strongly recommended that you read the entire exam through from beginning to end before beginning to answer the questions.

**Question 1.** [8] Consider a computer system whose main memory (RAM) is byte addressable and 32KB in size. This computer's address bus is 16 bits wide, and uses virtual memory with 4KB pages.

(a) [2] If the processor generates a virtual address of 0x3A72, what are the page number and the offset components of that address? (Give both answers in hexadecimal.)

| Page #: | Offset: |  |
|---------|---------|--|
|         |         |  |

(b) [5] Suppose that a program has been running for a while. A snapshot at an instant in time shows the following pages in main memory (as shown on the right-hand side). Complete the entries in the page table (the table on the left) which would be used by the MMU to map the virtual addresses to real addresses.

| Page   |         |              |         | page 11         | frame θ                                       |
|--------|---------|--------------|---------|-----------------|-----------------------------------------------|
| Number | Valid   | Frame Number |         |                 | frame 1                                       |
| 0      |         |              |         | page 4          | frame 2                                       |
| 1      | <u></u> |              |         | page 0          | frame 3                                       |
| 1      |         |              |         |                 | frame 4                                       |
| 2      |         |              |         | page 1          | frame 5                                       |
| 3      |         |              | ,       | page 8          | frame 6                                       |
| 3      |         |              |         | page 5          | frame 7                                       |
| 4      |         |              |         | •               |                                               |
| 5      |         |              |         |                 |                                               |
| 6      |         |              |         |                 | ,                                             |
| . 7    |         |              | <b></b> |                 |                                               |
| 8      |         |              |         |                 | •                                             |
| 9      |         |              | table.  | If the entry fo | n the boxes in this<br>r Valid is zero, leave |
| 10     |         |              | the Fr  | ame Number      | field blank.                                  |
| 11     |         |              |         |                 |                                               |

(c) [1] A TLB (*Translation Lookaside Buffer*) is normally used to accelerate the translations from virtual addresses to real addresses. Assuming now 16 bit addresses and pages only 2KB in size, suppose the TLB contains the entries shown below. To what real address is the virtual address translated?

| Page<br>Number | Valid | Frame<br>Number |
|----------------|-------|-----------------|
| 7              | 1     | 3               |
| 3              | 1     | - 1             |
| 6              | . 1   | 7               |

| Virtual Address = 313C |  |
|------------------------|--|
| Real Address =         |  |
| <del>_</del>           |  |

| Question 2. [5] | (a) Amdahl's | law is stated | below. | Give a | definition | for $f$ | and $p$ . |
|-----------------|--------------|---------------|--------|--------|------------|---------|-----------|
|-----------------|--------------|---------------|--------|--------|------------|---------|-----------|

| SpeedUp = $\frac{1}{1}$       | fis | p is |
|-------------------------------|-----|------|
| $\frac{1-f}{f+\frac{1-f}{n}}$ |     |      |
| <i>P</i>                      | ·   |      |
| ÷                             |     |      |

In the lecture an example was given for the application of Amdahl's law, with p=20 and f=0.2. The speedup was calculated to be 4.1. Then the example was changed to p=40 and the new speedup became 4.54. For both cases the efficiency was also calculated and comments were made on their relative values.

(b) Calculate the efficiency for both cases.

| Efficiency for p = 40 |
|-----------------------|
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |

(c) What comments can you make on the values above? What do they mean or appear to imply?

|   |     |   | • |
|---|-----|---|---|
|   |     |   | 4 |
|   |     |   |   |
|   |     |   |   |
|   |     |   |   |
| • | •   |   |   |
|   |     |   | • |
|   |     |   |   |
|   |     |   |   |
|   | * * |   |   |
|   |     |   |   |
|   |     |   |   |
|   |     |   |   |
| • |     |   |   |
|   |     |   |   |
|   |     |   |   |
|   |     |   |   |
|   |     |   |   |
|   | •   |   |   |
|   |     |   |   |
| • |     |   |   |
|   |     |   |   |
| • |     | , |   |
|   |     |   |   |

Question 3. [5] Fill in the right column of the table with your answers.

| Given 16 binary bits, the largest positive integer that can be represented using a 2's complement representation is: |  |
|----------------------------------------------------------------------------------------------------------------------|--|
| The hexadecimal value FFD corresponds to the binary:                                                                 |  |
| The hexadecimal value FFD viewed as an integer in a12-bit 2's complement context, corresponds to the decimal:        |  |
| Convert the decimal integer -27 to 8-bit-binary in 2's complement                                                    |  |
| Convert the decimal integer -27 to 2 hexadecimal digits in 2's complement                                            |  |

**Question 4.** [2] In the table below, we see that the relative performance of the IBM 360 Model 75 is 50 times that of the 360 Model 30 (see row 4), yet the instruction cycle time is only 5 times as fast (see row 3). How would you account in general for this discrepancy? (No computation is involved here).

| Characteristic                              | Model 30 | Model 40 | Model 50 | Model 65 | Model 75 |
|---------------------------------------------|----------|----------|----------|----------|----------|
| Maximum memory size (bytes)                 | 64K      | 256K     | 256K     | 512K     | 512K     |
| Data rate from memory (Mbytes/s)            | 0.5      | 0.8      | 2.0      | 8.0      | 16.0     |
| Processor cycle time (μs)                   | 1.0      | 0.625    | 0.5      | 0.25     | 0.2      |
| Relative performance                        | 1        | 3.5      | 10       | 21       | 50       |
| Maximum number of data channels             | 3        | 3        | 4        | 6        | 6        |
| Maximum data rate on one channel (Kbytes/s) | 250      | 400      | 800      | 1250     | 1250     |

Question 5. [8] It is always good to learn something new, even in a test situation, to show that one has really grasped the material by being able to expand on it. On the topic of parameter passing to a function, you have learned to have them placed in registers only. Another technique is to place them on the system stack. You have also been told how a mixture of these two protocols is used as a standard convention by the C compiler. This requires careful management in order to avoid mixing the parameters with the storage of locally used registers and with the allocation of local variables on the stack (new to you). The protocol is described in the following specifications and you are to show your

The caller routine in this case places all the parameters on the stack using either STR or STMFD instructions. In this example a mixture is used. <sup>1</sup>

| Foo with three ir | I instructions are used to call the function put parameters passed on the stack. The the parameters are in R2, R3 and R4. |   |
|-------------------|---------------------------------------------------------------------------------------------------------------------------|---|
| CallFoo:          |                                                                                                                           | · |
| STR               | R2, [SP, #-4]!                                                                                                            |   |
| STMFD             | SP!, {R3-R4}                                                                                                              |   |
| BL                | Foo                                                                                                                       |   |
| Next:             | •                                                                                                                         |   |
| after the exec    | contents of the stack and the stack pointer ution of the instructions above (i.e. after the execution of "BL Foo").       |   |

<sup>1.</sup> Reminder: STMFD copies registers on the stack from high to low numbers.

understanding of it by practising on an example.

At the entry point in the function "Foo", the usual STMFD instruction to save registers used locally is issued. This is followed by setting a value for the "Frame Pointer", labelled "FP", which is register R12 in ARM. The Frame Pointer provides a local pointer within the stack for the frame (also called *scope*) of the function currently being executed. This is needed, especially during recursion, since the global stack pointer may be moved by subsequent calls, while FP can be saved and restored locally. In fact FP is treated in the same way as the Link Register, "LR", and a copy of it is saved together on the stack together with LR and the other registers. If local variables need to be allocated (as is often the case), their space is found on the stack (not in the . DATA). Why? Because local variables need to be de-allocated after the exit from a function - they disappear. For this example "Foo", the code at the entry point is shown below, given that R5, R6 and R7 are used locally and that space for 2 local variables needs to be allocated on the stack.

Foo: STMFD SP!, {R5-R7, FP, LR} @save registers
ADD FP, SP, #12 @ set FP
ADD SP, SP, #-8 @allocate space on
@stack for 2 local
@variables

(b) [3] Show the updated contents of the stack, with SP and FP clearly marked, after the execution of the 3 instructions above.

• When exiting a function, the stack must be restored and similarly the various pointers SP, FP and LR. First of all the space allocated for local variables must be released and then the stack cleared. This is done with two instructions shown below for this example Foo.

| exitFoo: ADD SP,SP,#8 @free space @for 2 locals                                                                                                                                                  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| LDMFD SP!, {R5-R7, FP, PC}                                                                                                                                                                       |  |
| Control next returns to the calling routine, at "Next" above.                                                                                                                                    |  |
| (c) [2] Show the updated contents of the stack and of the <i>SP pointer only,</i> after execution of each of these two instructions using the two diagrams (one diagram after each instruction). |  |
|                                                                                                                                                                                                  |  |
|                                                                                                                                                                                                  |  |

| (d) | [1] Finally, back to the calling routine at label Next. It was the calling routine which pushed the  |
|-----|------------------------------------------------------------------------------------------------------|
|     | parameters on the stack to start with and thus it is its responsibility to clear the stack. Give the |
|     | one instruction needed at this point to restore the stack to the condition it was before any         |
|     | preparation for the call to Foo was done, that is, before execution at label "CallFoo".              |

Question 6. [12] Consider a small direct-mapped cache which can contain eight 16-bit words, as shown in Table 1. The cache block numbers are shown on the left, numbered 0 to 7. Each word has an associated tag. When a miss occurs during a read operation, the requested word is read from the main memory and sent to the processor. At the same time, it is copied into the cache, and its block number is stored in the associated tag. The computation of the tag is ignored in this exercise. Con-

Table 1: A small Direct Mapped Cache with 8 blocks

|        | Tag        | 16-bit content |
|--------|------------|----------------|
| line 0 |            | -              |
| line 1 |            |                |
| line 2 |            |                |
| line 3 |            |                |
| line 4 |            |                |
| line 5 |            |                |
| line 6 |            |                |
| line 7 | 33.1 2.7.1 |                |

sider now the code segment below containing a loop, where all instructions and operands are 2 bytes long (this is basically ARM code but each instruction is shorter).

The code segment starts at address 02E0 and the addresses of each instruction are shown on the right hand side.

| Instruction |            | Address in Memory | Mapped to cache block numbe |  |  |  |
|-------------|------------|-------------------|-----------------------------|--|--|--|
| LOOP:LDR    | R2,[R1],#2 | 02E0              |                             |  |  |  |
| ADD         | RO, RO, R2 | 02E2              |                             |  |  |  |
| SUB         | S R3,R3,#1 | 02E4              |                             |  |  |  |
| BNE         | LOOP       | 02E6              |                             |  |  |  |

FIGURE 1. Instructions, their address in memory and their cache block.

Assume that, before this loop is entered, registers R0, R1 and R3 contain:  $R0 = 0 \times 0000$ ,  $R1 = 0 \times 0544$ ,  $R3 = 0 \times 0003$ . Also assume that main memory contains the following data, shown with its address, only for 3 locations.

| DATA in memory | Address in Memory | Mapped to cache block number |
|----------------|-------------------|------------------------------|
| A03C           | C544              |                              |
| 05D9           | C546              | ·                            |
| 10D7           | C548              |                              |

FIGURE 2. Data, address in memory and their cache block.

When an instruction or a piece of data is loaded into the cache, the address of the cache block is given by the rightmost 3 bits of the memory address, since the mapping function is "address MOD 8". (Please note that this is very similar to an example you should have studied from the lectures.)

- (a) [3] Fill in the right hand columns in Figures 1 and 2 with the cache block number where the instructions and the data will be placed when loaded.
- (b) [6] Simulate the execution of the code, where the loop iterates 3 times. For each iteration, state the content of the cache showing any collision. Moreover it is given that the access time of the main memory is 10 t and that of cache is 1 t. At each iteration, examine the execution time, ignoring the time taken by the processor between memory cycles, and adding the number of memory and cache accesses. Thus you must show, for each iteration:
- the content of the cache;
- the number of memory accesses and the number of cache accesses;
- the total execution time (for theses accesses only).

To help you in this, 3 copies of the cache have been drawn. Use one for each iteration, with the requested answers to be written below. The code segment is also replicated for your convenience.

Tag Tag. Content Content Tag Content line 0 line 0 line 0 line 1 line 1 line 1 line 2 line 2 line 2 line 3 line 3 line 3 line 4 line 4 line 4 line 5 line 5 line 5 line 6 line 6 line 6 line 7 line 7 line 7 Iteration 3 **Iteration 2** Iteration 1 # memory accesses: # memory accesses: # memory accesses: # cache accesses: # cache accesses: # cache accesses: total time: total time: total time:

LOOP:LDR

ADD

BNE

R2,[R1],#2 R0,R0,R2

SUBS R3, R3, #1

LOOP

(c) [3] Repeat the same work assuming however that the cache is used *only* to store instructions. Data operands are fetched directly from the main memory and not copied into the cache.

|          | Tag Content                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          | Tag         | Content |          | Tag                                      | Content |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------|---------|----------|------------------------------------------|---------|
| line 0   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | line 0   |             |         | line 0   |                                          |         |
| line 1   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | line 1   | A SEAL POOL |         | line 1   |                                          |         |
| line 2   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | line 2   |             |         | line 2   | 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1 |         |
| line 3   | raying to the control of the control | line 3   |             |         | line 3   | 100                                      |         |
| line 4   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | line 4   |             |         | line 4   | 1                                        |         |
| line 5   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | line 5   |             |         | line 5   | \$ - L                                   |         |
| line 6   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | line 6   |             |         | line 6   |                                          |         |
| line 7   | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | line 7   |             |         | line 7   |                                          |         |
|          | Iteration 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          | Itera       | tion 2  |          | Iterat                                   | ion 3   |
| # mem    | ory accesses:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | # mem    | ory acce    | sses:   | # mem    | ory acces                                | sses:   |
| # cache  | e accesses:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | # cache  | e accesse   | s:      | # cache  | e accesses                               | s:      |
| total ti | me:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | total ti | me:         |         | total ti | me:                                      | ,       |

**Question 7.** [6] A benchmark program is run on a 40 MHz<sup>1</sup> processor. The executed program consists of 100,000 instruction executions, with the following instruction mix and clock cycle count:

| Instruction type   | Instruction count | Cycles per instruction |
|--------------------|-------------------|------------------------|
| Integer arithmetic | 45,000            | 1                      |
| Data transfer      | 32,000            | 2                      |
| Floating point     | 15,000            | 2                      |
| Control transfer   | 8,000             | 2                      |

| [2]        | Determi                           | ne the effe | ctive CPI                                | (show your c | alculations                                                                                            | ).                                              |                               |             |          |
|------------|-----------------------------------|-------------|------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------|-------------------------------------------------|-------------------------------|-------------|----------|
|            |                                   |             |                                          |              |                                                                                                        |                                                 |                               |             |          |
|            |                                   |             |                                          |              |                                                                                                        |                                                 |                               |             |          |
|            |                                   |             |                                          |              |                                                                                                        | ÷                                               |                               |             |          |
|            | ,                                 |             |                                          |              |                                                                                                        |                                                 | •                             |             |          |
| ) [2]      | Comput                            | e the exec  | ution time                               | e (show your | calculation                                                                                            | s).                                             |                               |             |          |
|            |                                   |             |                                          |              |                                                                                                        |                                                 |                               |             |          |
|            |                                   |             |                                          |              |                                                                                                        |                                                 |                               |             | ,        |
|            | `                                 |             |                                          |              |                                                                                                        |                                                 |                               | •           |          |
|            |                                   |             |                                          |              |                                                                                                        |                                                 |                               |             |          |
|            |                                   |             |                                          |              |                                                                                                        |                                                 |                               |             |          |
|            |                                   |             |                                          |              |                                                                                                        |                                                 |                               |             |          |
|            |                                   | •           |                                          |              |                                                                                                        |                                                 |                               |             |          |
|            |                                   | •           | ė.                                       |              |                                                                                                        |                                                 |                               |             |          |
|            |                                   |             |                                          |              |                                                                                                        |                                                 |                               |             | -        |
| •          |                                   |             |                                          | •            | ,                                                                                                      |                                                 | -                             |             | r        |
| exec<br>We | cuted, ex<br>can expr<br>te the M | ess the Mi  | s millions<br>IPS rate in<br>or the beno | chmark progr | $ \frac{\text{ns per second}}{\text{clock rate a}} = \frac{\text{Clock rate a}}{\text{CPI} \times 1} $ | nd (MIPS)<br>and CPI a<br>ate<br>0 <sup>6</sup> | ), referred to<br>is follows: | o as the MI | IPS rate |
| 11 yo      | ou canno                          | ot handle t | ne compu                                 | itation).    |                                                                                                        | <del></del>                                     |                               | <del></del> |          |
| -          |                                   |             |                                          |              |                                                                                                        |                                                 |                               |             |          |
|            |                                   |             |                                          |              |                                                                                                        |                                                 | . •                           |             | •        |
| •          |                                   |             |                                          |              |                                                                                                        |                                                 |                               |             |          |
|            |                                   |             |                                          | •            | •                                                                                                      |                                                 |                               | •           |          |

<sup>1. 1</sup> second =  $10^9$  ns and Hz is cycles/sec. MHz = cycles/sec x  $10^6$ 



- r1, r0, #20 ADD [1]
- [2]VOM r3,#99
- r4, r1, r3 [3] ADD
- r5, r0, r2 SUB [4]

and suppose that the ARM processor has a four stage pipeline: fetch / decode / execute / write. Further suppose that in the execute phase, any number of registers can be read simultaneously. However, in the write phase, only one register can be written and, furthermore, no registers can be read (preventing the execute step from accessing registers).

(a) [6] Complete the following diagram showing which stage of each instruction is performed in each clock cycle. Use the notation F1, D1, E1 and W1 for the four stages of instruction 1, and similarly for the other instructions. (Note: even though instruction 2 has very little to do in its execute stage, there is still an E2 step to insert into the diagram.) If no action can be performed in some clock cycle for some instruction, write an X in the box. When there is a choice of actions to be performed in a clock cycle, always give priority to the instruction which was fetched earlier.

|             |    |     | •  |    | •            |   |   | Tim | e | <b>►</b> |
|-------------|----|-----|----|----|--------------|---|---|-----|---|----------|
| Clock Cycle | 1  | 2   | 3  | 4  | 5            | 6 | 7 | 8   | 9 | 10       |
| Instruction |    |     |    |    | · · <u>-</u> |   |   |     |   |          |
| $I_1$       | FI | D1  | E1 | W1 |              |   |   |     |   |          |
| $I_2$       |    | , - |    |    |              |   |   |     | - |          |
| $I_3$ .     |    |     |    | -  |              |   |   |     |   |          |
| $I_{4}$     |    |     |    |    |              |   |   |     |   |          |

(b) [1] Your answer to part (a) should have shown some empty boxes where pipeline stalls occurred. Which of these stalls were structural hazards? (Give a list of instruction steps which stalled for this reason; e.g. W3 might be an item in this list.)

| ( | (c) [1] Which of t | hese stalls were a | lata hazards? |  | <br> |
|---|--------------------|--------------------|---------------|--|------|
|   |                    |                    |               |  |      |
|   |                    |                    |               |  |      |

| • |  |   |  |  |   |  |
|---|--|---|--|--|---|--|
|   |  | = |  |  |   |  |
|   |  |   |  |  | • |  |
|   |  |   |  |  |   |  |

**Question 9.** [5] The diagram below shows a memory and an 8-way set associative mapped cache organization. It also shows the mapping of a few memory blocks to their set/cache lines (memory is comprised of 2<sup>27</sup> blocks).

(a) [2] Redraw the diagram to show what would change if the cache used a direct mapping strategy. Relabel the number of blocks precisely. .



(b) [3] The memory blocks listed above already showed the corresponding mapped cache block. Now show below the new cache block numbers in the direct mapping organization.

| Memory Block Number | Cache Block Number in a Direct Mapped Cache |
|---------------------|---------------------------------------------|
| 1                   |                                             |
| 2 <sup>14</sup> -1  |                                             |
| $2^{14}$            | .,                                          |
| 2 <sup>14</sup> +1  |                                             |
| 2 <sup>27</sup> -2  |                                             |
| 2 <sup>27</sup> -1  |                                             |

| the cache, and the                                                                                                                                            | ory, 12 ms are re<br>on the reference                                                                                                             | equired to fe<br>is started as                                                | tch the wor<br>gain. The ca                                           | rd from disk<br>che hit ratio                                          | is 0.9 and tl                                        | y 60 ns to<br>he main n         | copy it to<br>nemory hi               |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------|---------------------------------|---------------------------------------|
| ratio is 0.6. What your work in all c                                                                                                                         |                                                                                                                                                   |                                                                               |                                                                       |                                                                        |                                                      | n this sys                      | tem (show                             |
|                                                                                                                                                               |                                                                                                                                                   |                                                                               |                                                                       |                                                                        |                                                      |                                 | · ·                                   |
|                                                                                                                                                               |                                                                                                                                                   |                                                                               |                                                                       |                                                                        |                                                      |                                 | •                                     |
|                                                                                                                                                               |                                                                                                                                                   |                                                                               |                                                                       |                                                                        |                                                      |                                 |                                       |
|                                                                                                                                                               | ·                                                                                                                                                 |                                                                               |                                                                       |                                                                        |                                                      |                                 |                                       |
|                                                                                                                                                               |                                                                                                                                                   |                                                                               |                                                                       | •                                                                      |                                                      |                                 |                                       |
|                                                                                                                                                               |                                                                                                                                                   |                                                                               |                                                                       |                                                                        |                                                      |                                 |                                       |
|                                                                                                                                                               | •                                                                                                                                                 |                                                                               | -                                                                     |                                                                        |                                                      |                                 |                                       |
|                                                                                                                                                               |                                                                                                                                                   |                                                                               |                                                                       |                                                                        |                                                      |                                 |                                       |
|                                                                                                                                                               |                                                                                                                                                   |                                                                               |                                                                       |                                                                        |                                                      |                                 | •                                     |
|                                                                                                                                                               |                                                                                                                                                   |                                                                               |                                                                       |                                                                        |                                                      |                                 |                                       |
| language instr<br>LOAD                                                                                                                                        | a) [2] The follow<br>ruction in some<br>R3, [[R4],<br>shown using a C                                                                             | other proces<br>#8]<br>]-like expres                                          | ssor.<br>@ R3 =<br>ssion. as it a                                     | * ( (*R4) +                                                            | -8)<br>ne comment                                    | . assumin                       | g that R4 i                           |
| language instr<br>LOAD<br>ts semantics are<br>pointer contain<br>mplement this L                                                                              | ruction in some<br>R3, [ [R4] ,<br>shown using a C<br>ing a valid addr<br>OAD task using                                                          | other proces<br>#8]<br>C-like expressess in memo<br>only 2 ARM                | ssor.<br>@ R3 =<br>ssion, as it a<br>ory and R3                       | * ( (*R4) +<br>appears in this an intege                               | -8)<br>ne comment,<br>r variable. St                 | assumin                         | g that R4 i<br>you would              |
| language instr<br>LOAD<br>ts semantics are<br>pointer containi<br>mplement this LO                                                                            | ruction in some<br>R3, [ [R4] ,<br>shown using a C<br>ing a valid addr<br>OAD task using                                                          | other proces<br>#8]<br>C-like expressess in memo<br>only 2 ARM                | ssor.<br>@ R3 =<br>ssion, as it a<br>ory and R3                       | * ( (*R4) +<br>appears in this an intege                               | -8)<br>ne comment,<br>r variable. St                 | assumin                         | g that R4 i<br>you woul               |
| language instr<br>LOAD<br>s semantics are<br>pointer containinglement this LO                                                                                 | ruction in some<br>R3, [ [R4] ,<br>shown using a C<br>ing a valid addr<br>OAD task using                                                          | other proces<br>#8]<br>C-like expressess in memo<br>only 2 ARM                | ssor.<br>@ R3 =<br>ssion, as it a<br>ory and R3                       | * ( (*R4) +<br>appears in this an intege                               | -8)<br>ne comment,<br>r variable. St                 | assumin                         | g that R4 i<br>you woul               |
| language instr<br>LOAD<br>s semantics are<br>pointer containinglement this LO                                                                                 | ruction in some<br>R3, [ [R4] ,<br>shown using a C<br>ing a valid addr<br>OAD task using                                                          | other proces<br>#8]<br>C-like expressess in memo<br>only 2 ARM                | ssor.<br>@ R3 =<br>ssion, as it a<br>ory and R3                       | * ( (*R4) +<br>appears in this an intege                               | -8)<br>ne comment,<br>r variable. St                 | assumin                         | g that R4 i<br>you woul               |
| language instr<br>LOAD<br>s semantics are<br>pointer containinglement this LO                                                                                 | ruction in some<br>R3, [ [R4] ,<br>shown using a C<br>ing a valid addr<br>OAD task using                                                          | other proces<br>#8]<br>C-like expressess in memo<br>only 2 ARM                | ssor.<br>@ R3 =<br>ssion, as it a<br>ory and R3                       | * ( (*R4) +<br>appears in this an intege                               | -8)<br>ne comment,<br>r variable. St                 | assumin                         | g that R4 i<br>you woul               |
| language instr<br>LOAD<br>ts semantics are<br>pointer contain<br>mplement this Lo<br>which register ch                                                        | ruction in some<br>R3, [ [R4],<br>shown using a C<br>ing a valid addr<br>OAD task using<br>anges and whic                                         | other proces<br>#8]<br>C-like expressess in memo<br>only 2 ARM<br>h does not. | ssor.  @ R3 = ssion, as it a ory and R3 I instruction                 | * ( (*R4) + appears in the is an intege as and only                    | -8)<br>ne comment,<br>r variable. St<br>R3 and R4. N | assumin                         | g that R4 i<br>you woul               |
| language instruction LOAD  ts semantics are a pointer contain mplement this Lowhich register chewhich register chew int R3;                                   | ruction in some R3, [ [R4], shown using a Canga valid addr DAD task using anges and which                                                         | other proces<br>#8]<br>C-like expressess in memo<br>only 2 ARM<br>h does not. | ssor.  @ R3 = ssion, as it a ory and R3 I instruction                 | * ( (*R4) + appears in the is an intege as and only                    | -8)<br>ne comment,<br>r variable. St<br>R3 and R4. N | assumin                         | g that R4 i<br>you woul               |
| language instr<br>LOAD<br>ts semantics are<br>pointer contain<br>mplement this Lo<br>which register ch<br>b) [2] Consider t<br>int R3;<br>int **F             | ruction in some R3, [ [R4], shown using a Cing a valid addr DAD task using anges and which he following C starts                                  | other proces<br>#8]<br>C-like expressess in memo<br>only 2 ARM<br>h does not. | ssor.  @ R3 = ssion, as it a ory and R3 I instruction                 | * ( (*R4) + appears in the is an intege as and only                    | -8)<br>ne comment,<br>r variable. St<br>R3 and R4. N | assumin                         | g that R4 i<br>you would              |
| language instruction LOAD  ts semantics are a pointer contain mplement this Lowhich register chewhich register chewint R3;  int **FR3 = (**)  Show how the sa | tuction in some R3, [ [R4], shown using a Cang a valid addr DAD task using anges and which he following Canges are tunctionality me functionality | other proces #8] C-like expressess in memory only 2 ARM h does not.           | ssor.  @ R3 = ssion, as it a ory and R3 I instruction  and the declar | * ( (*R4) - appears in the is an integer as and only aration of values | ne comment, variable. Sh R3 and R4. N                | assumin<br>now how<br>Make sure | g that R4 i<br>you would<br>to analyz |
| language instruction LOAD  ts semantics are a pointer contain mplement this Lowhich register chewhich register chewint R3;  int **FR3 = (**)  Show how the sa | tuction in some R3, [ [R4], shown using a Cang a valid addr DAD task using anges and which he following Canges are tunctionality me functionality | other proces #8] C-like expressess in memory only 2 ARM h does not.           | ssor.  @ R3 = ssion, as it a ory and R3 I instruction  and the declar | * ( (*R4) - appears in the is an integer as and only aration of values | ne comment, variable. Sh R3 and R4. N                | assumin<br>now how<br>Make sure | g that R4 i<br>you would<br>to analyz |
| language instruction LOAD  ts semantics are a pointer containing mplement this Lowhich register chewhich register chewing int R3; int **F                     | tuction in some R3, [ [R4], shown using a Cang a valid addr DAD task using anges and which he following Canges are tunctionality me functionality | other proces #8] C-like expressess in memory only 2 ARM h does not.           | ssor.  @ R3 = ssion, as it a ory and R3 I instruction  and the declar | * ( (*R4) - appears in the is an integer as and only aration of values | ne comment, variable. Sh R3 and R4. N                | assumin<br>now how<br>Make sure | g that R4 i<br>you would<br>to analyz |

<sup>1.</sup> 1 s = 1,000 ms = 1,000,000,000 ns. Thus  $1 \text{ ms} = 10^6 \text{ ns}$ 

| Question 1 | 12. [4] For a          | system with t    | wo levels of cache,                                             | define the  | following:     |            |              |
|------------|------------------------|------------------|-----------------------------------------------------------------|-------------|----------------|------------|--------------|
|            | $T_{C1} = firs$        | t-level cache ac | ccess time;                                                     |             |                |            |              |
|            | $T_{C2} = \sec \theta$ | ond-level cache  | e access time;                                                  |             |                |            |              |
|            | $T_{M} = \text{mea}$   | mory access tin  | ne;                                                             | ·           | •              |            | ·            |
|            | $H_1 = firs$           | t-level cache hi | t ratio;                                                        |             |                |            |              |
|            |                        |                  | •                                                               | atio        |                | *          |              |
| Drovido on | <del>-</del> .         |                  | ond level cache hit rache access time fo                        |             | paration       | •          | ·            |
| Tovide an  | equation to.           | i i, ule total c | acrie access time to                                            | I a read of | Deration.      | <u> </u>   | ·            |
| _          |                        |                  |                                                                 |             |                |            |              |
|            |                        |                  | •                                                               |             |                |            |              |
| nstruction | and Data Ca            | ache, MMU, I     | al Memory, L1 and<br>DMA, Page Table ar<br>lt, in precise words | nd TLB. Ex  | xplain briefly | y the sequ | ence of step |
|            |                        |                  | <u>.</u> .                                                      |             |                | <u></u>    |              |
|            |                        |                  |                                                                 |             |                |            |              |
|            |                        |                  |                                                                 |             | *              | ·          |              |
|            |                        |                  | e.                                                              |             |                |            |              |
|            |                        |                  |                                                                 |             | :              | •          |              |
|            |                        |                  |                                                                 |             |                |            |              |
|            |                        |                  | ٠                                                               |             |                |            |              |
|            |                        |                  |                                                                 |             |                |            |              |
|            |                        |                  |                                                                 | •           | •              |            | •            |
|            |                        | •                |                                                                 |             |                |            |              |
|            |                        |                  |                                                                 |             | ·              |            |              |
|            |                        |                  | ·                                                               |             |                |            |              |
|            |                        |                  |                                                                 |             | •              |            |              |

Question 14. [7] A For-Loop which analyses the content of two arrays, M and N, and places some result in a 3rd array, P, is shown below. The initialization and the control of the loop have already been done. The actual body of the loop, containing the If-Else statement dealing with the 3 arrays remains to be coded by you and it is given in C-like pseudo code, in two versions (to make sure it is super clear to you). Comments are worth 1 mark. Make sure you implement *only the bold pointer version*.

```
Pseudo code using pointer notation
Pseudo code using array notation
                                     for (i=0;i<size;i++)
for (i=0;i<size;i++) {
                                        if (*M > *N) then *P = *M;
   if (M[i] > N[i]) then P[i] = M[i];
                                           else *P = *N;
     else P[i]=N[i];
                                           M++; N++; P++;}
      @arrays N and M are initialized here with some code
      @re-initialize pointers before loop starts
                      @ R1 = address of array M (non empty array).
      LDR R1,=M
                      @ R2 = address of array N (non empty array)
           R2 = N
      LDR
                      @ R3 = address of array P
      LDR
           R3,=P
      LDR
           R4,=size
                      0 R4 = size
      LDR
           R4, [R4]
           R5,#0
                      @loop counter i=0
      VOM
 FORLOOP:
      CMP
            R5,R4
                      @i<size?
            DONEFORLOOP
      BGE
      @write YOUR CODE for the body of the loop here
      @ if (*M > *N) *P = *M; else *P = *N;
```

```
@loop increments
INCR: ADD R5, R5, #1
                     @i++
          R1,R1,#4
                     @move pointer for M
     ADD
                     Omove pointer for N
     ADD
          R2,R2,#4
                     @move pointer for P
     ADD R3,R3,#4
          FORLOOP
     BAL
DONEFORLOOP: . .
     .data
                     100
M:
           .skip
                     100
N:
          .skip
                     100
P:
           .skip
          .skip
size:
```

| Ouestion | 15. [2] | Consider | the | following | code: |
|----------|---------|----------|-----|-----------|-------|
|----------|---------|----------|-----|-----------|-------|

(a) [2] Give one example of the spatial locality in the code.

|   |     |   |     | • |  |
|---|-----|---|-----|---|--|
| 1 |     |   |     |   |  |
|   |     |   | •   |   |  |
|   |     |   |     |   |  |
|   |     |   |     |   |  |
|   |     |   |     |   |  |
|   |     | • |     |   |  |
|   |     |   |     |   |  |
|   |     |   |     |   |  |
|   |     |   |     |   |  |
|   |     |   |     |   |  |
|   |     | * |     |   |  |
|   |     |   |     |   |  |
|   |     |   |     |   |  |
|   |     |   | •   | , |  |
|   | i . |   |     |   |  |
| 1 |     |   |     | • |  |
|   |     |   |     |   |  |
|   |     |   |     |   |  |
|   |     |   | , · |   |  |

**Question 16. [8] (a)** [7] Number the following steps from 1 to 7 in the order they are performed in processing a general interrupt sequence using the interrupt jump table technique:

| recognize the interrupt event and set the event flag                        |
|-----------------------------------------------------------------------------|
| load the PC with the address from the interrupt vector table                |
| <br>execute the first instruction of the general interrupt handling routine |
| <br>load the PC with the address of the specific interrupt routine          |
| push the processor registers onto the stack                                 |
| <br>execute the specific interrupt routine                                  |
| <br>determine the interrupt vector number                                   |

| ( <b>b)</b> [1] What | [1] What is the one main difference between a subroutine and an interrupt-service routine? |   |   |   |   |  |  |
|----------------------|--------------------------------------------------------------------------------------------|---|---|---|---|--|--|
|                      |                                                                                            |   |   |   | • |  |  |
|                      |                                                                                            |   |   |   |   |  |  |
| _                    |                                                                                            |   |   | • |   |  |  |
|                      |                                                                                            | • | · |   |   |  |  |
|                      |                                                                                            |   |   |   | • |  |  |
|                      |                                                                                            |   |   |   |   |  |  |
|                      |                                                                                            |   | · | • |   |  |  |

SELECT ONE OF THE FOLLOWING TWO QUESTIONS. [4] No bonus points if you do both.

Question 17. Describe briefly the difference between static and dynamic linking. Drawing a figure with explanations around it might help.

Question 18. State briefly the phases in the compilation process with a short definition of their main function.

THE END!